# TDC Func digital IP Design Report(AS) Rev. 0.6 — 21 July 2021

**Design Report** 

### **Document information**

| Info       | Content                                              |
|------------|------------------------------------------------------|
| Author(s)  | Karthik Kumar Ageeru                                 |
| Department | BL-RFP, <site></site>                                |
| Keywords   | STRX, <ip></ip>                                      |
| Abstract   | Design description for the TDC digital functional IP |
| SGI        | <value></value>                                      |
| ECCN       | <code></code>                                        |
| US origin  | No                                                   |

### **Distribution information**

| Name | <b>Department</b> Address |  |
|------|---------------------------|--|
|      |                           |  |
|      |                           |  |
|      |                           |  |



**IP Design Report** 

### **Revision history**

| Rev | Date       | Description                                                          |
|-----|------------|----------------------------------------------------------------------|
| 0.1 | 2021 04 26 | Updated template                                                     |
| 0.2 | 2021 05 04 | Updates FSM and timing diagram(Figure 2)                             |
| 0.3 | 2021 05 27 | Structure updated; Descriptions for error status flags and FSM added |
| 0.5 | 2021 06 07 | Updated after review. Status updated to PROPOSED                     |
| 0.6 | 2021 07 21 | FSM working flow updated                                             |



# 1. Tempsensor (TDC) digital

### 1.1 Introduction

Control lps for analog lps are part of the RFE Dig. Figure 1 shows how a typical IP digital control module would be integrated in the RFE. It will be physically close to the analog IP, but it is part of RFE digital for supply and P&R. Common part of all these RFE digital IPs is ctrl\_top.



Figure 1: Digital Control IP for analog lps in RFE system – generic overview

The generic structure of ctrl top is described in detail in References: REF4.

### 1.2 IP architecture

TDC digital control consists of 2 parts: a control IP, named ida\_mmw\_rfe\_tempsensor\_ctrl\_top and a functional part named ida\_mmw\_rfe\_tempsensor\_func\_top. TDC Functional part will be addressed in this document.

# 2. Tempsensor Ctrl\_top

The IP control\_top is described in separate document. See REF1

<DOC\_ID>

# 3. Tempsensor functional: func\_top

The Tempsensor functional block mainly contains state machine which is responsible to signals towards the temperature sensor, capture the readings and store the status in IP registers.



Figure 2: tempsensor DIG block diagram (consists ctrl\_top and functional\_top)

In TempSense func\_top, the valid signals (adcout, xout and tempout) and error status signals from analog IP will be treated as asynchronous and will pass through CDC. The data from analog IP will be received when the valid signals are seen and the flow is given in FSM. The error status flags from analog IP are controlled by test\_force\_error and test\_reset\_error signals. After FIT test, the flags need to bleared before a conversion started. The error flags will be latched in func\_top at falling edge of tempout\_valid signal. These error flags can be cleared via the test\_reset\_error control and forced with test\_force\_error signal.

**IP Design Report** 

## 3.1 Tempsensor FSM





0:IDLE start\_int = 0 tdc\_status\_conv\_busy = 0 enable\_pwrup\_cnt = 0 tempout\_valid\_instr = 0

1: PWR\_UP start\_int = 0 tdc\_status\_conv\_busy = 0 enable\_pwrup\_cnt = 1 tempout\_valid\_instr = 0

2: GEN\_START
2\_a)start\_int = 1
tdc\_status\_conv\_busy = 1
enable\_pwrup\_cnt = 0
tempout\_valid\_instr = 0

2\_b)start\_int = 0 tdc\_status\_conv\_busy = 0 enable\_pwrup\_cnt = 0 tempout\_valid\_instr = 0

3: ADCOUT\_LOAD start\_int = 1/0 tdc\_status\_conv\_busy = 1 enable\_pwrup\_cnt = 0 tempout\_valid\_instr = 0

4:XOUT\_LOAD start\_int = 0/1 tdc\_status\_conv\_busy = 1 enable\_pwrup\_cnt = 0 tempout\_valid\_instr = 0 5: TEMPOUT\_LOAD
5\_a)cont\_mono = 1
start\_int = 1
tdc\_status\_conv\_busy = 1
enable\_pwrup\_cnt = 0
tempout\_valid\_instr = 1

5\_b)cont\_mono=0 start\_int = 0 tdc\_status\_conv\_busy = 0 enable\_pwrup\_cnt = 0 tempout\_valid\_instr = 1

5 of 13

The FSM runs on the system clock: 40MHz from Ctrl\_top and the same will be given towards tempsensor but it runs on 20MHz clock which is divided inside the tempsensor analog IP. To ensure that signals from tempsensor towards FSM without issues, CDC (clock domain crossing) blocks are used.

State machine will run with some default values but can be programmed with control signals. The default mode of operation is acquisition mode and the conversion type is Single conversion. During the Load stage – the various status registers are updated with the values obtained after the temperature acquisition. The register map can be found in collabnet, see REF3.

For calibration the opr\_mode<2:0> should be set to "001". The same state machine above is executed in the calibration mode as well but in addition debug ADC value dbg\_adcout\_vcal will be captured to the register.

In FSM flow, all the signals are in reset state in IDLE and move to PWR\_UP state once pon\_ls is given. After pwr\_en is high, the fsm will wait to finish the power\_up counter in PWR\_UP state. In GEN\_START state, fsm will check for the mode of operation and follows the next states and will check for the next conversion in TEMPOUT\_LOAD state. If power signals are low then fsm moves to IDLE state otherwise the next conversion starts based on conversion type.

If pon\_ls is 0, except in IDLE state it won't affect the process, move to next state. Except IDLE and PWR\_UP states, FSM remain in the same state if pwr\_en is removed.

### 3.2 Timing diagram



Figure 4: Internal Timing diagram : Initialization

The functional clock and the clock to Tempsensor is 40MHz. The signal func\_rst\_n is connected to power-on-reset (POR) output of the digital supply domain, this will make sure that TDC get reseted after powerup. The time t\_rstn is then controlled by POR circuit after ramping up the digital power Vdd. After time t\_1 pon\_ls is enabled. The signals pon\_ls and pwr\_en are register controls, so the timing t\_1 and t\_2 are determined by software. Internal powerup counter will start incrementing when pwr\_up signal rising edge is detected and counts till t\_powerup (15µs) time to allow analog core to be properly power up before sending the start signal. The start signal should be high for a minimum time of t\_start for a single conversion and can be held high to enable continuous conversion.

**IP Design Report** 

### 3.2.1.1 MONO (Single conversion)

MONO mode is selected when the register bit CONT\_MONO is set to '0'. A conversion can be started by triggering either the start signal from control status register or timing engine (auto clear bit). Internal signal start\_int generated using the start input and making the signal high for a minimum of 4 clock periods (with respect to 20MHz) and bring down the signal before the conversion ends. The FSM status signal tdc\_status\_conv\_busy will be high until the conversion complete. In MONO mode, start to be triggered for every new conversion.



Figure 5: Single conversion timing diagram

### 3.2.1.2 CONT (continuous conversion)



Figure 6: Continuous conversion timing diagram

CONT (continuous conversion)mode is selected when the register bit CONT\_MONO is set to '1'. Continuous conversion can be started by keeping the start signal high and it can be stopped by setting CONT\_MONO to '0' (before last adcout\_valid signal becomes low, to avoid extra conversion). When the start signal is removed before ending the

<DOC\_ID>

© NXP B.V. 2019,2020. All rights reserved.

**IP Design Report** 

ongoing conversion, fsm will continue until the current conversion complete. TDC status signal and start to tempsensor will be removed in the last tempout\_load state of the fsm.

### 3.2.2 Operation modes

The operation modes of tempsensor is controlled by opr\_mode<2:0> input. Not all combinations are assigned to an actual mode of the IP and some are reserved for future use if necessary.

**Table 1: Operation mode input selection** 

| OPR_MODE<2:0> | CORRESPONDING OPERATION MODES                                    |
|---------------|------------------------------------------------------------------|
| 000           | Temperature acquisition mode                                     |
| 001           | Voltage calibration mode                                         |
| 010           | BIST mode, test ADC                                              |
| 011           | BIST mode, test BJT core                                         |
| 100           | reserved, at this moment default to temperature acquisition mode |
| 101           | reserved, at this moment default to temperature acquisition mode |
| 110           | reserved, at this moment default to temperature acquisition mode |
| 111           | reserved, at this moment default to temperature acquisition mode |

### 3.2.2.1 Temperature acquisition mode

Temperature acquisition mode will be selected when the opr\_mode<2:0> is set to '000'. In this mode, temperature measurement reading can be done from sensor. Both MONO mode and CONT conversions can be done in temperature acquisition mode. Here, adcout\_ana<15:0>, xout\_ana<15:0> and tempout\_ana<15:0> values will be read when corresponding adcout\_valid, xout\_valid and tempout\_valid signals are available. The captured readings will be latched into registers.

### 3.2.2.2 Voltage calibration mode

Voltage calibration mode will be selected when opr\_mode is set to '001'. In this mode, by using an external supply voltage, the internal voltage of TDC is determined and hence the die temperature in sensor block. In addition to the adcout\_ana, xout\_ana and tempout\_ana readings from tempsensor, dbg\_adcout\_vcal will be captured in voltage calibration mode.

Refer the document REF2

### 3.2.2.3 BIST mode (test ADC, test BJT)

BIST mode detailed explanation available in the document REF2

COMPANY INTERNAL IP Design Report

# 3.3 Debug/Spare outputs

For Tempsensor, 6 debug outputs are used.

- bit 0: tempout\_valid\_intr
- bit 1: start\_func
- bit 2: tdc\_status\_conv\_busy
- bit 3: dbg\_bsclk (from the analog)
- bit 4: dbg\_bsout (from the analog)
- bit 5: dbg\_dstream (from the analog)

The spare outputs and spare inputs are unused. All unused outputs are tied off to 0. All unused inputs are dangling.



**IP Design Report** 

# 4. References

**COMPANY INTERNAL** 

**Table 2: References** 

| Ref    | Document section        | Document description   | Document Link |
|--------|-------------------------|------------------------|---------------|
| number |                         |                        |               |
| 1.     | RFE Control and Digital | Tempsensor control top | REF1 [Link]   |
| 2.     | RFE Control and Digital | TDC analog             | REF2 [Link]   |
| 3.     | RFE Control and Digital | TDC register map       | REF3 [Link]   |
| 4.     | IP Design document      | Common control top     | REF4 [Link]   |



# 5. List of figures

| Figure 1: Digital Control IP for analog Ips in RFE system – generic overview      |   |
|-----------------------------------------------------------------------------------|---|
| Figure 2: tempsensor DIG block diagram ( consists ctrl_top<br>and functional_top) |   |
| Figure 3: TDC functional State machine                                            | 5 |
| Figure 4: Internal Timing diagram: Initialization                                 | 6 |
| Figure 5: Single conversion timing diagram                                        | 7 |
| Figure 6: Continuous conversion timing diagram                                    | 7 |
|                                                                                   |   |
|                                                                                   |   |
|                                                                                   |   |



# 6. List of tables

| Table 1: | Operation mode input selection | 8  |
|----------|--------------------------------|----|
| Table 2: | References                     | 10 |



# 7. Content

| 1.      | Tempsensor (TDC) digital        | 3  |
|---------|---------------------------------|----|
| 1.1     | Introduction                    |    |
| 1.2     | IP architecture                 |    |
| 2.      | Tempsensor Ctrl_top             | 3  |
| 3.      | Tempsensor functional: func_top | 4  |
| 3.1     | Tempsensor FSM                  | 5  |
| 3.2     | Timing diagram                  |    |
| 3.2.1.1 | MONO (Single conversion)        |    |
| 3.2.1.2 | CONT (continuous conversion)    | 7  |
| 3.2.2   | Operation modes                 |    |
| 3.2.2.1 | Temperature acquisition mode    | 8  |
| 3.2.2.2 | Voltage calibration mode        | 8  |
| 3.2.2.3 | BIST mode (test ADC, test BJT)  | 8  |
| 3.3     | Debug/Spare outputs             | 9  |
| 4.      | References                      | 10 |
| 5.      | List of figures                 | 11 |
| 6.      | List of tables                  |    |
| 7.      | Content                         | 13 |



© NXP B.V. 2020.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com